周振宇, 王忆文. 一种适用于高速接口电路的新型均衡电路[J]. 微电子学与计算机, 2013, 30(3): 31-34.
引用本文: 周振宇, 王忆文. 一种适用于高速接口电路的新型均衡电路[J]. 微电子学与计算机, 2013, 30(3): 31-34.
ZHOU Zhen-yu, WANG Yi-wen. A Novel Equalizer Circuit for High-Speed Interface Circuit[J]. Microelectronics & Computer, 2013, 30(3): 31-34.
Citation: ZHOU Zhen-yu, WANG Yi-wen. A Novel Equalizer Circuit for High-Speed Interface Circuit[J]. Microelectronics & Computer, 2013, 30(3): 31-34.

一种适用于高速接口电路的新型均衡电路

A Novel Equalizer Circuit for High-Speed Interface Circuit

  • 摘要: 本文提出了一种新型高速均衡电路.在传统源极负反馈均衡滤波结构的基础上改进电路结构,使用有源电感及对称负载结构改善了电路性能,避免了使用片上电感,优化了电路结构,节省了芯片面积,同时缓解了传统均衡电路的速度瓶颈.经仿真验证,该均衡器电路高频补偿增益达到17.2dB,高低频增益比达到5.24,信号速率达到5Gb/s时能完整接收信号,实现均衡效果.该电路结构简单,适用于各种高速信号接口电路.该电路采用0.13μmCMOS工艺实现.

     

    Abstract: This paper presents a new type of high-speed equalization circuit.On the basis of the traditional source degeneration equalization filter,a new equalization circuit structure is proposed.The circuit performance is greatly improved with the advantages of active inductor and symmetric load structure.Without using on-chip inductors,the new structure optimizes the circuit,saves chip area,while alleviates the speed bottleneck of the traditional equalization circuit.Judging by simulation results,the high frequency compensation gain of the equalizer circuit is up to 17.2dB,meanwhile,the ratio of high frequency to low frequency is 5.24.The circuit operates functionally when signal speed rates up to 5Gbit/s.The circuit topology is simple,and applicable to a variety of high-speed interface circuit.This chip is realized in 0.13μm CMOS process.

     

/

返回文章
返回