罗淑贞, 富坤, 高艳, 孙豪赛, 耿跃华. 基于FPGA的三操作数前导1预测算法的设计与性能分析[J]. 微电子学与计算机, 2015, 32(5): 41-45,50. DOI: 10.19304/j.cnki.issn1000-7180.2015.05.009
引用本文: 罗淑贞, 富坤, 高艳, 孙豪赛, 耿跃华. 基于FPGA的三操作数前导1预测算法的设计与性能分析[J]. 微电子学与计算机, 2015, 32(5): 41-45,50. DOI: 10.19304/j.cnki.issn1000-7180.2015.05.009
LUO Shu-zhen, FU Kun, GAO Yan, SUN Hao-sai, GENG Yue-hua. Design and Performance Analysis of a Three-Operand Leading-one Prediction Algorithm Based on FPGA[J]. Microelectronics & Computer, 2015, 32(5): 41-45,50. DOI: 10.19304/j.cnki.issn1000-7180.2015.05.009
Citation: LUO Shu-zhen, FU Kun, GAO Yan, SUN Hao-sai, GENG Yue-hua. Design and Performance Analysis of a Three-Operand Leading-one Prediction Algorithm Based on FPGA[J]. Microelectronics & Computer, 2015, 32(5): 41-45,50. DOI: 10.19304/j.cnki.issn1000-7180.2015.05.009

基于FPGA的三操作数前导1预测算法的设计与性能分析

Design and Performance Analysis of a Three-Operand Leading-one Prediction Algorithm Based on FPGA

  • 摘要: 针对传统算法的局限,在FPGA平台上设计了直接处理三操作数的前导1预测算法的完整实现方案,可以有效缩短关键路径延时和功耗.重点设计出了三操作数的编码树结构,并依据预编码规则,在FPGA硬件验证平台上对系统结构合理模块化,且采用硬件描述语言VerilogHDL对部分功能进行编程,优化了设计过程,仿真结果表明,设计完成的算法结构较传统算法在关键路径延时上减少36.15%,功耗降低39.20%.

     

    Abstract: In this paper, a method is adopted to deal directly with three-operand on FPGA platform and three operands complete prediction algorithm implementation is designed. This method can reduce the critical path delay and power consumption. The article focused on the design of three-operands encoding tree structure,and based on the pre-encoding rules on FPGA hardware verification platform, reasonable modular for system architecture, using hardware description language VerilogHDL to program some function module to optimize the design process and last the results are analyzed and verified.Compared with the design using the traditional algorithm,the one using the proposed algorithm can reduce the delay of the critical path by36.15%,and reduce power consumption by 39.20%.

     

/

返回文章
返回